A new implementation of multiplier-less relay correlator in FPGA has been suggested and tested. The novel approach suggested enables exclusion of multipliers usage that saves FPGA resources and, hence, increases number of parallel channels in digital time integrating correlator, which, in particular, speed up target range & velocity estimation and extends Noise Radar working range. All this provides a good basis for design of a software defined Noise Radar with digital generation of radar signals and coherent processing of radar returns in real-Time mode.

FPGA implementation of relay-Type correlator for noise radar applications

Lukin, S.;Pascazio, V.;
2018-01-01

Abstract

A new implementation of multiplier-less relay correlator in FPGA has been suggested and tested. The novel approach suggested enables exclusion of multipliers usage that saves FPGA resources and, hence, increases number of parallel channels in digital time integrating correlator, which, in particular, speed up target range & velocity estimation and extends Noise Radar working range. All this provides a good basis for design of a software defined Noise Radar with digital generation of radar signals and coherent processing of radar returns in real-Time mode.
2018
9788394942113
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11367/69937
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact